The 74LS109 devices contain two independent J-K positive-edge-triggered flip-flops. A low level at the preset or clear inputs sets or resets the outputs regardless of the levels of the other inputs. When preset and clear are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K and tying J high. They also can perform as D-type flip-flops if J and K are tied together. The 74LS109 is characterized for operation from 0?C to 70?C. The feature of 74LS109 is a package Options Include Plastic “Small Outline” Packages, Ceramic Chip Carriers and Flat Packages, and Plastic and Ceramic DIPs
Specifications:-
Parameter Specification
Part number 74LS109
Technology Family LS
VCC (Min) (V) 4.75
VCC (Max) (V) 5.25
Bits (#) 2
Voltage (Nom) (V) 5
F @ nom voltage (Max) (MHz) 35
ICC @ nom voltage (Max)(mA) 15
tpd @ nom Voltage (Max) (ns) 35
IOL (Max) (mA) 8
IOH (Max) (mA) -0.4
Rating See Data Sheet
Related Document
74LS109 IC Datasheet
* Product Images are shown for illustrative purposes only and may differ from actual product.
74LS109 Dual J-K Positive Edge-Triggered Flip-Flop IC (74109 IC) DIP-16 Package
₹38.00
The 74LS109 devices contain two independent J-K positive-edge-triggered flip-flops. A low level at the preset or clear inputs sets or resets the outputs regardless of the levels of the other inputs.
SKU:
CM74-0056
Category: 74 Series IC
Description
Shipping & Delivery


MAECENAS IACULIS
Vestibulum curae torquent diam diam commodo parturient penatibus nunc dui adipiscing convallis bulum parturient suspendisse parturient a.Parturient in parturient scelerisque nibh lectus quam a natoque adipiscing a vestibulum hendrerit et pharetra fames nunc natoque dui.
ADIPISCING CONVALLIS BULUM
- Vestibulum penatibus nunc dui adipiscing convallis bulum parturient suspendisse.
- Abitur parturient praesent lectus quam a natoque adipiscing a vestibulum hendre.
- Diam parturient dictumst parturient scelerisque nibh lectus.
Scelerisque adipiscing bibendum sem vestibulum et in a a a purus lectus faucibus lobortis tincidunt purus lectus nisl class eros.Condimentum a et ullamcorper dictumst mus et tristique elementum nam inceptos hac parturient scelerisqueĀ vestibulum amet elit ut volutpat.
Related products
74HC00 Quad 2-Input NAND Gate IC (7400 IC) DIP-14 Package
₹15.00
74HC221 Dual Monostable Multivibrator with Reset IC (74221 IC) DIP-16 Package
₹17.00
74HC257 Quad 2-input multiplexer IC (74257 IC) DIP-16 Package
₹36.00
74HC4514 4-to-16 line Decoder/Demultiplexer with Latch IC (744514 IC) DIP-24 Package
₹83.00
74HC574 Tri State Octal D-Type Flip-Flop IC (74574 IC) DIP-20 Package
₹21.00
74LS00 Quad 2 Input NAND Gate IC (7400 IC) DIP-14 Package
₹16.00
74LS125 Quad Tri-state Buffer IC (74125 IC) DIP-14 Package
₹18.00
This device contains four independent gates each of which performs a non-inverting buffer function. The outputs have the 3-STATE feature. When enabled, the outputs exhibit the low impedance characteristics of a standard LS output with additional drive capability to permit the driving of bus lines without external resistors.
74LS139 Dual 2-to-4 line Decoder/Demultiplexer IC (74139 IC) DIP-16 Package
₹25.00